Fizika i Tekhnika Poluprovodnikov
RUS  ENG    JOURNALS   PEOPLE   ORGANISATIONS   CONFERENCES   SEMINARS   VIDEO LIBRARY   PACKAGE AMSBIB  
General information
Latest issue
Archive

Search papers
Search references

RSS
Latest issue
Current issues
Archive issues
What is RSS



Fizika i Tekhnika Poluprovodnikov:
Year:
Volume:
Issue:
Page:
Find






Personal entry:
Login:
Password:
Save password
Enter
Forgotten password?
Register


Fizika i Tekhnika Poluprovodnikov, 2012, Volume 46, Issue 10, Pages 1322–1326 (Mi phts8349)  

This article is cited in 15 scientific papers (total in 15 papers)

Semiconductor physics

Comparative assessment of III–V heterostructure and silicon underlap double gate MOSFETs

Hemant Pardeshia, Godwin Raja, Sudhansu Kumar Patia, N. Mohankumarb, Chandan Kumar Sarkara

a Electronics and Telecommunication Engineering Department, Jadavpur University, Kolkata-700 032, West Bengal, India
b SKP Engineering College, Tiruvannamalai, Tamilnadu-606 611, India
Abstract: Comparative assessment of III–V heterostructure and silicon underlap DG-MOSFETs, is done using 2D Sentaurus TCAD simulation. III–V heterostructure device has narrow-band In$_{0.53}$Ga$_{0.47}$As and wide-band InP layers for body, and high-$K$ gate dielectric. Density gradient model is used for simulation and interface traps are considered. Benchmarking of simulation results show that III–V device provides higher on current, lesser delay, lower energy-delay product and lower DIBL than silicon device. However III–V device has higher SS and lower Ion/Ioff than silicon device. The results indicate that there is a need to optimize the $I_{\mathrm{on}}/I_{\mathrm{off}}$, SS and DIBL values for specific circuits.
Received: 11.03.2012
Accepted: 22.03.2012
English version:
Semiconductors, 2012, Volume 46, Issue 10, Pages 1299–1303
DOI: https://doi.org/10.1134/S1063782612100119
Bibliographic databases:
Document Type: Article
Language: English
Citation: Hemant Pardeshi, Godwin Raj, Sudhansu Kumar Pati, N. Mohankumar, Chandan Kumar Sarkar, “Comparative assessment of III–V heterostructure and silicon underlap double gate MOSFETs”, Fizika i Tekhnika Poluprovodnikov, 46:10 (2012), 1322–1326; Semiconductors, 46:10 (2012), 1299–1303
Citation in format AMSBIB
\Bibitem{ParRajPat12}
\by Hemant~Pardeshi, Godwin~Raj, Sudhansu~Kumar~Pati, N.~Mohankumar, Chandan~Kumar~Sarkar
\paper Comparative assessment of III--V heterostructure and silicon underlap double gate MOSFETs
\jour Fizika i Tekhnika Poluprovodnikov
\yr 2012
\vol 46
\issue 10
\pages 1322--1326
\mathnet{http://mi.mathnet.ru/phts8349}
\elib{https://elibrary.ru/item.asp?id=20319271}
\transl
\jour Semiconductors
\yr 2012
\vol 46
\issue 10
\pages 1299--1303
\crossref{https://doi.org/10.1134/S1063782612100119}
Linking options:
  • https://www.mathnet.ru/eng/phts8349
  • https://www.mathnet.ru/eng/phts/v46/i10/p1322
  • This publication is cited in the following 15 articles:
    Citing articles in Google Scholar: Russian citations, English citations
    Related articles in Google Scholar: Russian articles, English articles
    Fizika i Tekhnika Poluprovodnikov Fizika i Tekhnika Poluprovodnikov
     
      Contact us:
     Terms of Use  Registration to the website  Logotypes © Steklov Mathematical Institute RAS, 2025